5. Device Operation
The device operation is controlled by instructions from the host processor. The list of instructions
and their associated opcodes are contained in Tables 1 through 4. A valid instruction starts with
the falling edge of CS followed by the appropriate 8-bit opcode and the desired buffer or main
memory address location. While the CS pin is low, toggling the SCK pin controls the loading of
the opcode and the desired buffer or main memory address location through the SI (serial input)
pin. All instructions, addresses and data are transferred with the most significant bit (MSB) first.
Buffer addressing is referenced in the datasheet using the terminology BFA8 - BFA0 to denote
the nine address bits required to designate a byte address within a buffer. Main memory
addressing is referenced using the terminology PA10 - PA0 and BA8 - BA0 where PA10 - PA0
denotes the 11 address bits required to designate a page address and BA8 - BA0 denotes the
nine address bits required to designate a byte address within the page.
5.1
5.1.1
4
Read Commands
By specifying the appropriate opcode, data can be read from the main memory or from either
one of the two data buffers. The DataFlash supports two categories of read modes in relation to
the SCK signal. The differences between the modes are in respect to the inactive state of the
SCK signal as well as which clock cycle data will begin to be output. The two categories, which
are comprised of four modes total, are defined as Inactive Clock Polarity Low or Inactive Clock
Polarity High and SPI Mode 0 or SPI Mode 3. A separate opcode (refer to Table 5-3 on page 10
for a complete list) is used to select which category will be used for reading. Please refer to the
“Detailed Bit-level Read Timing ” diagrams in this datasheet for details on the clock cycle
sequences for each mode.
Continuous Array Read
By supplying an initial starting address for the main memory array, the Continuous Array Read
command can be utilized to sequentially read a continuous stream of data from the device by
simply providing a clock signal; no additional addressing information or control signals need to
be provided. The DataFlash incorporates an internal address counter that will automatically
increment on every clock cycle, allowing one continuous read operation without the need of
additional address sequences. To perform a continuous read, an opcode of 68H or E8H must be
clocked into the device followed by 24 address bits and 32 don’t care bits. The first four bits of
the 24-bit address sequence are reserved for upward and downward compatibility to larger and
smaller density devices (see Notes under “Command Sequence for Read/Write Operations” dia-
gram). The next 11 address bits (PA10 - PA0) specify which page of the main memory array to
read, and the last nine bits (BA8 - BA0) of the 24-bit address sequence specify the starting byte
address within the page. The 32 don’t care bits that follow the 24 address bits are needed to ini-
tialize the read operation. Following the 32 don’t care bits, additional clock pulses on the SCK
pin will result in serial data being output on the SO (serial output) pin.
The CS pin must remain low during the loading of the opcode, the address bits, the don’t care
bits, and the reading of data. When the end of a page in main memory is reached during a Con-
tinuous Array Read, the device will continue reading at the beginning of the next page with no
delays incurred during the page boundary crossover (the crossover from the end of one page to
the beginning of the next page). When the last bit in the main memory array has been read, the
device will continue reading back at the beginning of the first page of memory. As with crossing
over page boundaries, no delays will be incurred when wrapping around from the end of the
array to the beginning of the array.
AT45DB041B
3443D–DFLSH–2/08
相关PDF资料
AT45DB081B-TI IC FLASH 8MBIT 20MHZ 28TSOP
AT45DB161B-TI IC FLASH 16MBIT 20MHZ 28TSOP
AT45DB321-TC IC FLASH 32MBIT 13MHZ 32TSOP
AT45DB321B-TI IC FLASH 32MBIT 20MHZ 32TSOP
AT45DB321C-TC IC FLASH 32MBIT 40MHZ 28TSOP
AT45DB642-TC IC FLASH 64MBIT 20MHZ 40TSOP
AT88CK9000-8TH CRYPTO PROGRAMMER BOARD 8-TSSOP
AT88SC12816C-MJ IC EEPROM 128KBIT 1.5MHZ M2J
相关代理商/技术参数
AT45DB041B-TI-2.5 功能描述:IC FLASH 4MBIT 20MHZ 28TSOP RoHS:否 类别:集成电路 (IC) >> 存储器 系列:- 标准包装:378 系列:- 格式 - 存储器:闪存 存储器类型:FLASH 存储容量:8M(1M x 8,512K x 16) 速度:110ns 接口:并联 电源电压:2.7 V ~ 3.6 V 工作温度:-40°C ~ 85°C 封装/外壳:48-CBGA 供应商设备封装:48-CBGA(7x7) 包装:托盘
AT45DB041B-TU 功能描述:IC FLASH 4MBIT 20MHZ 28TSOP RoHS:是 类别:集成电路 (IC) >> 存储器 系列:- 标准包装:1 系列:- 格式 - 存储器:RAM 存储器类型:SDRAM 存储容量:256M(8Mx32) 速度:143MHz 接口:并联 电源电压:3 V ~ 3.6 V 工作温度:-40°C ~ 85°C 封装/外壳:90-VFBGA 供应商设备封装:90-VFBGA(8x13) 包装:托盘 其它名称:Q2841869
AT45DB041-CC 制造商:ATMEL 制造商全称:ATMEL Corporation 功能描述:4-Megabit 2.7-volt Only Serial DataFlash
AT45DB041-CI 制造商:ATMEL 制造商全称:ATMEL Corporation 功能描述:4-Megabit 2.7-volt Only Serial DataFlash
AT45DB041D 制造商:ATMEL 制造商全称:ATMEL Corporation 功能描述:4-megabit 2.5-volt or 2.7-volt DataFlash
AT45DB041D_07 制造商:ATMEL 制造商全称:ATMEL Corporation 功能描述:4-megabit 2.5-volt or 2.7-volt DataFlash
AT45DB041D_08 制造商:ATMEL 制造商全称:ATMEL Corporation 功能描述:4-megabit 2.5-volt or 2.7-volt DataFlash
AT45DB041D-DWF 制造商:Adesto Technologies Corporation 功能描述:WHOLE WAFER, NO BACKGRIND - Gel-pak, waffle pack, wafer, diced wafer on film